# INTEGRATED CIRCUITS # DATA SHEET # **TDA8424**Hi-Fi stereo audio processor; I<sup>2</sup>C-bus Product specification File under Integrated Circuits, IC02 September 1992 **TDA8424** ### **FEATURES** - Mode selector - Spatial stereo, stereo and forced mono switch - · Volume and balance control - · Bass, treble and mute control - · Power supply with power-on reset ### **GENERAL DESCRIPTION** The TDA8424 is monolithic bipolar integrated stereo sound circuit with a loudspeaker channel facility, digitally controlled via the I<sup>2</sup>C-bus for application in hi-fi audio and television sound. ### **QUICK REFERENCE DATA** | SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT | |----------------------|-------------------------------------------------------|------|------|------|------| | V <sub>CC</sub> | positive supply voltage (pin 4) | 10.8 | 12.0 | 13.2 | V | | VI | input signal handling | 2 | _ | _ | V | | Vi | input sensitivity with full power at the output stage | - | 300 | _ | mV | | (S+N)/N | signal plus noise-to-noise ratio | _ | 86 | _ | dB | | THD | total harmonic distortion | _ | 0.05 | _ | % | | $\alpha_{\text{cs}}$ | channel separation | _ | 80 | _ | dB | | G <sub>vol</sub> | volume control range | -64 | _ | +6 | dB | | G <sub>tre</sub> | treble control range | -12 | _ | +12 | dB | | G <sub>bass</sub> | bass control range | -12 | _ | +15 | dB | ### **ORDERING INFORMATION** | EXTENDED TYPE | PACKAGE | | | | | | |---------------|---------|--------------|----------|-----------------------|--|--| | NUMBER | PINS | PIN POSITION | MATERIAL | CODE | | | | TDA8424 | 20 | DIL | plastic | SOT146 <sup>(1)</sup> | | | ### Note 1. SOT146-1; 1996 December 3. TDA8424 ### **PINNING** | SYMBOL | PIN | DESCRIPTION | |------------------|-----|------------------------------| | IN L | 1 | left channel input | | V <sub>CAP</sub> | 2 | decoupling capacitor | | IN R | 3 | right channel input | | V <sub>CC</sub> | 4 | positive supply voltage | | AGND | 5 | analog ground | | BASS R | 6 | right channel bass control | | BASS R | 7 | right channel bass control | | TREBLE R | 8 | right channel treble control | | OUT R | 9 | right channel output | | DGND | 10 | digital ground | | SDA | 11 | serial data input/output | | SCL | 12 | serial clock input | | OUT L | 13 | left channel output | | TREBLE L | 14 | left channel treble control | | BASS L | 15 | left channel bass control | | BASS L | 16 | left channel bass control | | n.c. | 17 | not connected | | n.c. | 18 | not connected | | n.c. | 19 | not connected | | n.c. | 20 | not connected | TDA8424 ### **FUNCTIONAL DESCRIPTION** ### Mode selector The mode selector selects between stereo, sound A and sound B (in the event of bi-lingual transmission) for OUT R and OUT L. ### Volume control and balance The volume control consists of two stages (left and right). In each part the gain can be adjusted between +6 dB and -64 dB in steps of 2 dB. An additional step allows an attenuation of $\geq 80$ dB. Both parts can be controlled independently over the whole range, which allows the balance to be varied by controlling the volume of left and right output channels. ### Stereo, spatial stereo and forced mono mode It is possible to select three modes: stereo, spatial stereo or forced mono. The spatial stereo mode handles stereo transmissions and the forced mono can be used in the event of stereo signals. ### **Bass control** The bass control can be switched from an emphasis of 15 dB to an attenuation of 12 dB for low frequencies in steps of 3 dB. ### **Treble control** The treble control stage can be switched from +12 dB to -12 dB in steps of 3 dB. ### Bias and power supply The TDA8424 includes a bias and power supply stage, which generates a voltage of $0.5 \, V_{CC}$ with a low output impedance and injector currents for the logic part. ### Power-on reset The on-chip power-on reset circuit sets the mute bit to active, which mutes both parts of the treble amplifier. The muting can be switched by transmission of the mute bit. ### I<sup>2</sup>C-bus receiver and data handling **BUS SPECIFICATION** The TDA8424 is controlled via the 2-wire I<sup>2</sup>C-bus by a microcontroller. The two wires (SDA - serial data, SCL - serial clock) carry information between the devices connected to the bus. Both SDA and SCL are bi-directional lines, connected to a positive supply voltage via a pull-up resistor. When the bus is free both lines are HIGH. The data on the SDA line must be stable during the HIGH period of the clock. The HIGH or LOW state of the data line can only change when the clock on the SCL line is LOW. The set-up and hold times are specified in the AC CHARACTERISTICS. A HIGH-to-LOW transition of the SDA line while SCL is HIGH is defined as a start condition. A LOW-to-HIGH transition of the SDA line while SCL is HIGH is defined as a stop condition. The bus receiver will be reset by the reception of a start condition. The bus is considered to be busy after the start condition The bus is considered free again after a stop condition. ### Module address Data transmission to the TDA8424 starts with the module address MAD. ### **Subaddress** After the module address byte a second byte is used to select the following functions: Volume left, volume right, bass, treble and switch functions The subaddress SAD is stored within the TDA8424. Table 1 defines the coding of the second byte after the module address MAD. The automatic increment feature of the slave address enables a quick slave receiver initialization, within one transmission, by the I<sup>2</sup>C-bus controller (see Fig.5). # Hi-Fi stereo audio processor; I<sup>2</sup>C-bus TDA8424 Table 1 Second byte after module address MAD | | 128 | 64 | 32 | 16 | 8 | 4 | 2 | 1 | |------------------|-----|----|----|----|---------|---------|---|-----| | | MSB | • | • | • | | ' | • | LSB | | FUNCTION | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Volume left | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Volume right | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | Bass | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | Treble | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Switch functions | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | | | | | | subaddr | ess SAD | | | ### **Definition of 3rd byte** A third byte is used to transmit data to the TDA8424. Table 2 defines the coding of the third byte after module address MAD and subaddress SAD. Table 2 Third byte after module address MAD and subaddress SAD | | | MSB | | | | | | | LSB | |------------------|------|-----|---|-----|-----|-----|-----|-----|-----| | FUNC | TION | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Volume left | VL | 1 | 1 | V05 | V04 | V03 | V02 | V01 | V00 | | Volume right | VR | 1 | 1 | V15 | V14 | V13 | V12 | V11 | V10 | | Bass | BA | 1 | 1 | 1 | 1 | BA3 | BA2 | BA1 | BA0 | | Treble | TR | 1 | 1 | 1 | 1 | TR3 | TR2 | TR1 | TR0 | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Switch functions | S1 | 1 | 1 | MU | EFL | STL | ML1 | MLO | 1 | ### **Truth tables** Tables 3, 4 and 5 are truth tables for the switch functions Table 3 Mode selector | FUNCTION | ML1 | MLO | IS | |----------|-----|-----|------------------| | Stereo | 1 | 1 | 1 <sup>(1)</sup> | | Sound A | 0 | 1 | 1 <sup>(1)</sup> | | Sound B | 1 | 0 | 1 <sup>(1)</sup> | ### Note 1. Must be set to logic 1 # Hi-Fi stereo audio processor; I<sup>2</sup>C-bus TDA8424 Table 4 Stereo/spatial stereo/forced mono | CHOICE | STL | EFL | |------------------|-----|-----| | Spatial stereo | 1 | 1 | | Stereo | 1 | 0 | | Forbidden status | 0 | 1 | | Forced mono | 0 | 0 | Table 5 Mute (see note 1) | MUTE | MU | |-----------------------------|----| | Active; automatic after POR | 1 | | Not active | 0 | ### Note 1. POR = Power-on reset. Tables 6, 7 and 8 are truth tables for the volume, bass and treble controls Table 6 Volume control | 2 dB/STEP (dB) | V×5 | V×4 | V×3 | V×2 | V×1 | V×0 | |----------------|-----|-----|-----|-----|-----|-----| | 6 | 1 | 1 | 1 | 1 | 1 | 1 | | 4 | 1 | 1 | 1 | 1 | 1 | 0 | | 2 | 1 | 1 | 1 | 1 | 0 | 1 1 | | 0 | 1 | 1 | 1 | 1 | 0 | 0 | | -2 | 1 | 1 | 1 | 0 | 1 | 1 | | -4 | 1 | 1 | 1 | 0 | 1 | 0 | | -6 | 1 | 1 | 1 | 0 | 0 | 1 1 | | -8 | 1 | 1 | 1 | 0 | 0 | 0 | | -10 | 1 | 1 | 0 | 1 | 1 | 1 | | | | | | | | | | -20 | 1 | 1 | 0 | 0 | 1 | 0 | | | | | | | | | | -30 | 1 | 0 | 1 | 1 | 0 | 1 | | | | | | | | | | -40 | 1 | 0 | 1 | 0 | 0 | 0 | | | | | | | | | | -50 | 1 | 0 | 0 | 0 | 1 | 1 1 | | | | | | | | | | -60 | 0 | 1 | 1 | 1 | 1 | 0 | | -62 | 0 | 1 | 1 | 1 | 0 | 1 | | -64 | 0 | 1 | 1 | 1 | 0 | 0 | | | | | | | | | | -80 | 0 | 1 | 1 | 0 | 1 | 1 | # Hi-Fi stereo audio processor; I<sup>2</sup>C-bus Table 7 Bass control | 3 dB/STEP (dB) | BA3 | BA2 | BA1 | BA0 | |----------------|-----|-----|-----|-----| | 15 | 1 | 0 | 1 | 1 | | 12 | 1 | 0 | 1 | 0 | | 9 | 1 | 0 | 0 | 1 | | 6 | 1 | 0 | 0 | 0 | | 3 | 0 | 1 | 1 | 1 | | 0 | 0 | 1 | 1 | 0 | | -3 | 0 | 1 | 0 | 1 | | -6 | 0 | 1 | 0 | 0 | | -9 | 0 | 0 | 1 | 1 | | -12 | 0 | 0 | 1 | 0 | Table 8 Treble control | 3 dB/STEP (dB) | TR3 | TR2 | TR1 | TR0 | |----------------|-----|-----|-----|-----| | 12 | 1 | 0 | 1 | 0 | | 9 | 1 | 0 | 0 | 1 | | 6 | 1 | 0 | 0 | 0 | | 3 | 0 | 1 | 1 | 1 | | 0 | 0 | 1 | 1 | 0 | | -3 | 0 | 1 | 0 | 1 | | -6 | 0 | 1 | 0 | 0 | | <b>–9</b> | 0 | 0 | 1 | 1 | | -12 | 0 | 0 | 1 | 0 | # Hi-Fi stereo audio processor; I<sup>2</sup>C-bus **TDA8424** ### Sequence of data transmission After a power-on reset all five functions have to be adjusted with five data transmissions. It is recommended that data information for switch functions are transmitted last because all functions have to be adjusted when the muting is switched off. The sequence of transmission of other data information is not critical. The order of data transmission is shown in Figures 4 and 6. The number of data transmissions is unrestricted but before each data byte the module address MAD and the correct subaddress SAD is required. # Hi-Fi stereo audio processor; I<sup>2</sup>C-bus TDA8424 ### **LIMITING VALUES** In accordance with Absolute Maximum System (IEC 134) | SYMBOL | PARAMETER | MIN. | MAX. | UNIT | |-----------------------|-----------------------------------------------------|------------|-----------------|------| | V <sub>CC</sub> | supply voltage | 0 | 16 | V | | V <sub>cap</sub> | voltage range for pins with external capacitors | 0 | V <sub>CC</sub> | V | | V <sub>SDA, SCL</sub> | voltage range for pins 11 and 12 | 0 | V <sub>CC</sub> | V | | V <sub>I/O</sub> | voltage range at pins 1, 3, 9, 11, 12 and 13 | 0 | V <sub>CC</sub> | V | | Io | output current at pins 9 and 13 | _ | 45 | mA | | P <sub>tot</sub> | total power dissipation at T <sub>amb</sub> < 70 °C | _ | 450 | mW | | T <sub>amb</sub> | operating ambient temperature range | 0 | +70 | °C | | T <sub>stg</sub> | storage temperature range | -25 | +150 | °C | | V <sub>stat</sub> | electrostatic handling | see note 1 | | | ### Note ### **DC CHARACTERISTICS** $V_{CC}$ = 12 V; $T_{amb}$ = 25 °C; unless otherwise specified | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |--------------------|-------------------------------------------------|---------------------------------------------------------------------------|------|----------------------|-----------------|------| | Supplies | | | | | | | | V <sub>CC</sub> | supply voltage range | | 10.8 | 12.0 | 13.2 | V | | I <sub>CC</sub> | supply current | at V <sub>CC</sub> = 12 V | _ | 26 | 35 | mA | | V <sub>ref</sub> | internal reference voltage | | 5.4 | 0.5V <sub>CC</sub> | 6.6 | V | | Vı | internal voltage at pins 1 and 3 | DC voltage internally<br>generated;<br>capacitive coupling<br>recommended | - | V <sub>ref</sub> | - | V | | Vo | internal voltage at pins 9 and 13 | | _ | V <sub>ref</sub> | _ | V | | SDA; SCL (pi | ns 11 and 12) | | | | | | | V <sub>IH</sub> | HIGH level input voltage | | 3.0 | _ | V <sub>CC</sub> | V | | V <sub>IL</sub> | LOW level input voltage | | -3.0 | _ | 1.5 | V | | I <sub>IH</sub> | HIGH level input current | | _ | _ | +10 | μΑ | | I <sub>IL</sub> | LOW level input current | | -10 | _ | _ | μΑ | | | output voltage at pins with external capacitors | | | | | | | V <sub>cap.n</sub> | pins 6 to 8, 14 to 16 | | _ | V <sub>ref</sub> | _ | V | | V <sub>cap.2</sub> | pin 2 | | _ | V <sub>CC</sub> -0.3 | _ | V | <sup>1.</sup> Electrostatic handling Human body model: C = 100 pF, R = 1.5 k $\Omega$ and V $\geq$ 3 kV; charge device model: C = 200 pF, R = 0 $\Omega$ and V $\geq$ 400 V. # Hi-Fi stereo audio processor; I<sup>2</sup>C-bus TDA8424 ### **AC CHARACTERISTICS** $V_{CC}$ = 12 V; bass/treble in linear position; stereo mode; spatial stereo off; $R_L > 10$ k $\Omega$ ; $C_L < 1000$ pF; $T_{amb}$ = 25 °C; unless otherwise specified | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |--------------------------|-----------------------------------------------------------|------------------------------------------------------------------------------------------------|------|------|--------|------| | I <sup>2</sup> C-bus tim | ing (see Fig.7) | | | | | • | | SDA, SCL (I | PINS 11 AND 12) | | | | | | | f <sub>SCL</sub> | clock frequency range | | 0 | _ | 100 | kHz | | t <sub>HIGH</sub> | clock HIGH period | | 4 | _ | _ | μs | | t <sub>LOW</sub> | clock LOW period | | 4.7 | _ | _ | μs | | t <sub>r</sub> | SCL rise time | | _ | - | 1 | μs | | t <sub>f</sub> | SCL fall time | | _ | _ | 0.3 | μs | | t <sub>SU;STA</sub> | set-up time for start condition | | 4.7 | _ | _ | μs | | t <sub>HD;STA</sub> | hold time for start condition | | 4 | _ | _ | μs | | t <sub>SU;STO</sub> | set-up time for stop condition | | 4.7 | _ | _ | μs | | t <sub>BUF</sub> | time bus must be free before a new transmission can start | | 4.7 | _ | - | μs | | t <sub>SU;DAT</sub> | data set-up time | | 250 | _ | _ | ns | | Inputs | | | ' | • | • | | | IN L (PIN 1) | IN R (PIN 3) | | | | | | | V <sub>i(RMS)</sub> | input signal handling (RMS value) | at $V_u = -12 \text{ dB}$ ;<br>THD $\leq 0.5\%$ | 2 | _ | - | V | | R <sub>i</sub> | input resistance | | 20 | 30 | 40 | kΩ | | f | frequency response (0.5 dB) | | 20 | _ | 20 000 | Hz | | Outputs | | • | • | • | • | • | | OUT R (PIN | 9) OUT L (PIN 13) | | | | | | | V <sub>o(RMS)</sub> | output voltage range (RMS value) | $\begin{array}{l} \text{at V}_{i(max)} \leq 2 \text{ V}; \\ \text{THD} \leq 0.7\% \end{array}$ | 0.6 | _ | - | V | | $R_L$ | load resistance | | 10 | _ | _ | kΩ | | Z <sub>O</sub> | output impedance | | _ | _ | 100 | Ω | | (S+N)/N | signal plus noise-to-noise ratio | weighted in accordance<br>with CCIR 468-2;<br>V <sub>o</sub> = 600 mV | | | | | | | gain = 6 dB | | _ | 78 | _ | dB | | | gain = 0 dB | | _ | 86 | _ | dB | | | gain ≤ –20 dB | | _ | 68 | | dB | | THD | total harmonic distortion | f = 20 Hz to 12.5 kHz | | | | | | | gain = +6 dB to -40 dB | $V_{i(RMS)} = 0.3 V$ | _ | 0.05 | _ | % | | | gain = 0 dB to -40 dB | $V_{i(RMS)} = 0.6 V$ | _ | 0.07 | 0.4 | % | | | gain = -12 dB to -40 dB | $V_{i(RMS)} = 2.0 \text{ V}$ | _ | 0.1 | _ | % | # Hi-Fi stereo audio processor; I<sup>2</sup>C-bus TDA8424 | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |-------------------|---------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|------|------|------|---------| | Outputs | | | | • | • | - | | $\alpha_{cs}$ | channel separation at 10 kHz | gain = 0 dB | _ | 80 | _ | dB | | RR <sub>100</sub> | ripple rejection | $\begin{aligned} f_{ripple} &= 100 \text{ Hz;} \\ V_{r(RMS)} &< 200 \text{ mV} \\ gain &= 0 \text{ dB} \end{aligned}$ | _ | 50 | - | dB | | $\alpha_{L}$ | crosstalk attenuation from logic inputs to AF outputs | gain = 0 dB | _ | 100 | _ | dB | | Volume cor | ntrol (see Table 6) | | | | | | | | control range (36 steps) | f = 1 kHz | | | | | | G <sub>max</sub> | maximum voltage gain | 6 dB step | 5 | 6 | _ | dB | | $G_{min}$ | minimum voltage gain | -64 dB step | -63 | -64 | _ | dB | | G <sub>mute</sub> | mute position | | -80 | -90 | _ | dB | | G <sub>err</sub> | gain tracking error;<br>balance in mid-position | | _ | _ | 2 | dB | | G <sub>step</sub> | step resolution | | | | | | | | gain from +6 dB to -40 dB | | 1.5 | 2.0 | 2.5 | dB/step | | | gain from -42 dB to -64 dB | | 1.0 | 2.0 | 3.0 | dB/step | | Treble cont | rol (see Table 8) | | | | | | | | control range | $C_{8-5}$ ; $C_{14-5} = 5.6 \text{ nF}$ | | | | | | G <sub>emp</sub> | maximum emphasis at 15 kHz with respect to linear position | | 11 | 12 | 13 | dB | | G <sub>att</sub> | maximum attenuation at<br>15 kHz<br>with respect to linear position | | 11 | 12 | 13 | dB | | G <sub>step</sub> | resolution | | 2.5 | 3.0 | 3.5 | dB/step | | Bass contro | ol (see Table 7) | | | | | | | | control range | C <sub>6-7</sub> ; C <sub>15-16</sub> = 33 nF | | | | | | G <sub>emp</sub> | maximum emphasis at 40 Hz with respect to linear position | | 14 | 15 | 16 | dB | | G <sub>att</sub> | maximum attenuation at 40Hz with respect to linear position | | 11 | 12 | 13 | dB | | G <sub>step</sub> | resolution | | 2.5 | 3.0 | 3.5 | dB/step | | Spatial fund | ction | | | | | | | α | antiphase crosstalk | | _ | 52 | _ | % | | | + | | | | - | - | ### Note to the characteristics 1. Balance is obtained via software by different volume settings in both channels (left and right). # Hi-Fi stereo audio processor; I<sup>2</sup>C-bus # Hi-Fi stereo audio processor; I<sup>2</sup>C-bus Fig.9 Input signal handling capability plotted against gain setting; THD = -60 dB; f = 1 kHz; R<sub>S</sub> = $600 \Omega$ ; R<sub>L</sub> = $10 k\Omega$ ; bass/treble = 0 dB; V<sub>CC</sub> = 12 V. Fig.10 Output signal handling capability; gain = 6 dB; $R_S$ = 600 $\Omega$ ; $R_L$ = 10 k $\Omega$ ; bass/treble = 0 dB; $V_{CC}$ = 12 V. # Hi-Fi stereo audio processor; I<sup>2</sup>C-bus - (1) gain = 0 dB; $V_i = 1.0 V$ . - (2) gain = 6 dB; $V_i = 0.5 V$ . Fig.11 Stereo channel separation as a function of frequency; $R_S$ = 0 $\Omega$ ; $R_L$ = 10 k $\Omega$ ; bass/treble = 0 dB; $V_{CC}$ = 12 V. Fig.12 Mute signal rejection as a function of frequency; gain = 0 dB; $V_i$ = 1.0 V; $R_S$ = 0 $\Omega$ ; $R_L$ = 10 k $\Omega$ ; bass/treble = 0 dB; $V_{CC}$ = 12 V. # Hi-Fi stereo audio processor; I<sup>2</sup>C-bus Fig.13 Ripple rejection as a function of frequency; $V_{ripple} = 0.3 \text{ V (RMS)}$ ; $R_S = 0 \Omega$ ; $R_L = 10 \text{ k}\Omega$ ; bass/treble = 0 dB; $V_{CC} = 12 \text{ V}$ . Fig.14 Noise output voltage as a function of gain; weighted CCIR 468 quasi peak gain, +6 dB to -64 dB; $V_i = 0 \text{ V}$ ; $R_S = 0 \Omega$ ; $R_L = 10 \text{ k}\Omega$ ; bass/treble = 0 dB; $V_{CC} = 12 \text{ V}$ . # Hi-Fi stereo audio processor; I<sup>2</sup>C-bus Fig.15 Frequency response of bass and treble control; bass and treble gain settings = -12 dB to +15 dB; gain = 0 dB; $V_i$ = 0.1 V; $R_S$ = 600 $\Omega$ ; $R_L$ = 10 k $\Omega$ ; $V_{CC}$ = 12 V. # Hi-Fi stereo audio processor; I<sup>2</sup>C-bus # Hi-Fi stereo audio processor; I<sup>2</sup>C-bus # Hi-Fi stereo audio processor; I<sup>2</sup>C-bus # Hi-Fi stereo audio processor; I<sup>2</sup>C-bus TDA8424 ### **PACKAGE OUTLINE** DIP20: plastic dual in-line package; 20 leads (300 mil) SOT146-1 ### DIMENSIONS (inch dimensions are derived from the original mm dimensions) | UNIT | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b | b <sub>1</sub> | С | D <sup>(1)</sup> | E <sup>(1)</sup> | е | e <sub>1</sub> | L | ME | Мн | w | Z <sup>(1)</sup><br>max. | |--------|-----------|------------------------|------------------------|----------------|----------------|----------------|------------------|------------------|------|----------------|--------------|--------------|--------------|-------|--------------------------| | mm | 4.2 | 0.51 | 3.2 | 1.73<br>1.30 | 0.53<br>0.38 | 0.36<br>0.23 | 26.92<br>26.54 | 6.40<br>6.22 | 2.54 | 7.62 | 3.60<br>3.05 | 8.25<br>7.80 | 10.0<br>8.3 | 0.254 | 2.0 | | inches | 0.17 | 0.020 | 0.13 | 0.068<br>0.051 | 0.021<br>0.015 | 0.014<br>0.009 | 1.060<br>1.045 | 0.25<br>0.24 | 0.10 | 0.30 | 0.14<br>0.12 | 0.32<br>0.31 | 0.39<br>0.33 | 0.01 | 0.078 | ### Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFER | ENCES | EUROPEAN | ISSUE DATE | | |----------|-----|-------|-------|------------|---------------------------------|--| | VERSION | IEC | JEDEC | EIAJ | PROJECTION | ISSUE DATE | | | SOT146-1 | | | SC603 | | <del>92-11-17</del><br>95-05-24 | | ### Hi-Fi stereo audio processor; I<sup>2</sup>C-bus TDA8424 ### **SOLDERING** ### Introduction There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used. This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "IC Package Databook" (order code 9398 652 90011). ### Soldering by dipping or by wave The maximum permissible temperature of the solder is 260 °C; solder at this temperature must not be in contact with the joint for more than 5 seconds. The total contact time of successive solder waves must not exceed 5 seconds. The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified maximum storage temperature ( $T_{stg\ max}$ ). If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit. ### Repairing soldered joints Apply a low voltage soldering iron (less than 24 V) to the lead(s) of the package, below the seating plane or not more than 2 mm above it. If the temperature of the soldering iron bit is less than 300 °C it may remain in contact for up to 10 seconds. If the bit temperature is between 300 and 400 °C, contact may be up to 5 seconds. ### **DEFINITIONS** | Data sheet status | | |---------------------------|---------------------------------------------------------------------------------------| | Objective specification | This data sheet contains target or goal specifications for product development. | | Preliminary specification | This data sheet contains preliminary data; supplementary data may be published later. | | Product specification | This data sheet contains final product specifications. | | Limiting values | | Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. ### **Application information** Where application information is given, it is advisory and does not form part of the specification. ### LIFE SUPPORT APPLICATIONS These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale. ### PURCHASE OF PHILIPS I2C COMPONENTS Purchase of Philips I<sup>2</sup>C components conveys a license under the Philips' I<sup>2</sup>C patent to use the components in the I<sup>2</sup>C system provided the system conforms to the I<sup>2</sup>C specification defined by Philips. This specification can be ordered using the code 9398 393 40011.